參數(shù)資料
    型號: CYW305OXC
    廠商: Silicon Laboratories Inc
    文件頁數(shù): 3/20頁
    文件大?。?/td> 0K
    描述: IC CLOCK W305 SOLANO 56SSOP
    標(biāo)準(zhǔn)包裝: 26
    類型: 時鐘/頻率發(fā)生器
    PLL:
    主要目的: Intel CPU 服務(wù)器
    輸入: 晶體
    輸出: 時鐘
    電路數(shù): 1
    比率 - 輸入:輸出: 1:15
    差分 - 輸入:輸出: 無/是
    頻率 - 最大: 200MHz
    電源電壓: 2.375 V ~ 3.465 V
    工作溫度: 0°C ~ 70°C
    安裝類型: 表面貼裝
    封裝/外殼: 56-BSSOP(0.295",7.50mm 寬)
    供應(yīng)商設(shè)備封裝: 56-SSOP
    包裝: 管件
    W305B
    ...................... Document #: 38-07262 Rev. *B Page 11 of 20
    Byte 11: Recovery Frequency N-Value Register
    Bit
    Name
    Default
    Pin Description
    Bit 7
    ROCV_FREQ_N7
    0
    If ROCV_FREQ_SEL is set, W305B will use the values programmed in
    ROCV_FREQ_N[7:0] and ROCV_FREQ_M[6:0] to determine the recovery
    CPU output frequency.when a Watchdog timer time-out occurs
    The setting of FS_Override bit determines the frequency ratio for CPU,
    SDRAM, AGP and SDRAM. When it is cleared, W305b will use the same
    frequency ratio stated in the Latched FS[4:0] register. When it is set, W305B
    will use the frequency ratio stated in the SEL[4:0] register.
    W305B supports programmable CPU frequency ranging from 50 MHz to
    248 MHz.
    W305Bwill change the output frequency whenever there is an update to either
    ROCV_FREQ_N[7:0] and ROCV_FREQ_M[6:0]. Therefore, it is recom-
    mended to use Word or Block write to update both registers within the same
    SMBus bus operation.
    Bit 6
    ROCV_FREQ_N6
    0
    Bit 5
    ROCV_FREQ_N5
    0
    Bit 4
    ROCV_FREQ_N4
    0
    Bit 3
    ROCV_FREQ_N3
    0
    Bit 2
    ROCV_FREQ_N2
    0
    Bit 1
    ROCV_FREQ_N1
    0
    Bit 0
    ROCV_FREQ_N0
    0
    Byte 12: Recovery Frequency M-Value Register
    Bit
    Name
    Default
    Pin Description
    Bit 7
    ROCV_FREQ_SEL
    0
    ROCV_FREQ_SEL determines the source of the recover frequency when a
    Watchdog timer time-out occurs. The clock generator will automatically switch
    to the recovery CPU frequency based on the selection on ROCV_FREQ_SEL.
    0 = From latched FS[4:0]
    1 = From the settings of ROCV_FREQ_N[7:0] & ROCV_FREQ_M[6:0]
    Bit 6
    ROCV_FREQ_M6
    0
    If ROCV_FREQ_SEL is set, W305B will use the values programmed in
    ROCV_FREQ_N[7:0] and ROCV_FREQ_M[6:0] to determine the recovery
    CPU output frequency.when a Watchdog timer time-out occurs
    The setting of FS_Override bit determines the frequency ratio for CPU,
    SDRAM, AGP and SDRAM. When it is cleared, W305b will use the same
    frequency ratio stated in the Latched FS[4:0] register. When it is set, W305B
    will use the frequency ratio stated in the SEL[4:0] register.
    W305B supports programmable CPU frequency ranging from 50 MHz to
    248 MHz.
    W305B will change the output frequency whenever there is an update to either
    ROCV_FREQ_N[7:0] and ROCV_FREQ_M[6:0]. Therefore, it is recom-
    mended to use Word or Block write to update both registers within the same
    SMBus bus operation.
    Bit 5
    ROCV_FREQ_M5
    0
    Bit 4
    ROCV_FREQ_M4
    0
    Bit 3
    ROCV_FREQ_M3
    0
    Bit 2
    ROCV_FREQ_M2
    0
    Bit 1
    ROCV_FREQ_M1
    0
    Bit 0
    ROCV_FREQ_M0
    0
    Byte 13: Programmable Frequency Select N-Value Register
    Bit
    Name
    Default
    Pin Description
    Bit 7
    CPU_FSEL_N7
    0
    If Prog_Freq_EN is set, W305B will use the values programmed in
    CPU_FSEL_N[7:0] and CPU_FSEL_M[6:0] to determine the CPU output
    frequency. The new frequency will start to load whenever CPU_FSELM[6:0]
    is updated.
    The setting of FS_Override bit determines the frequency ratio for CPU,
    SDRAM, AGP and SDRAM. When it is cleared, W305B will use the same
    frequency ratio stated in the Latched FS[4:0] register. When it is set, W305B
    will use the frequency ratio stated in the SEL[4:0] register.
    W305B supports programmable CPU frequency ranging from 50 MHz to
    248 MHz.
    Bit 6
    CPU_FSEL_N6
    0
    Bit 5
    CPU_FSEL_N5
    0
    Bit 4
    CPU_FSEL_N4
    0
    Bit 3
    CPU_FSEL_N3
    0
    Bit 2
    CPU_FSEL_N2
    0
    Bit 1
    CPU_FSEL_N1
    0
    Bit 0
    CPU_FSEL_N0
    0
    相關(guān)PDF資料
    PDF描述
    DAC5674IPHPG4 IC DAC 14BIT 400MSPS 48-HTQFP
    DAC7621EBG4 IC SNGL 12BIT PARALLEL D/A 20SSO
    DAC7801KPG4 IC DUAL 12BIT CMOS DAC 24-DIP
    DAC8043AESZ IC DAC 12BIT MULT SRL INP 8SOIC
    DAC8043GP IC DAC 12BIT MULTIPLY CMOS 8-DIP
    相關(guān)代理商/技術(shù)參數(shù)
    參數(shù)描述
    CYW305OXCT 功能描述:時鐘發(fā)生器及支持產(chǎn)品 Legacy-Sys Clk Intel RSolano Chip W305B RoHS:否 制造商:Silicon Labs 類型:Clock Generators 最大輸入頻率:14.318 MHz 最大輸出頻率:166 MHz 輸出端數(shù)量:16 占空比 - 最大:55 % 工作電源電壓:3.3 V 工作電源電流:1 mA 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:QFN-56
    CYW311OXC 功能描述:時鐘發(fā)生器及支持產(chǎn)品 Sys Clk VIATM Pro266 DDR Chipset W311 DS RoHS:否 制造商:Silicon Labs 類型:Clock Generators 最大輸入頻率:14.318 MHz 最大輸出頻率:166 MHz 輸出端數(shù)量:16 占空比 - 最大:55 % 工作電源電壓:3.3 V 工作電源電流:1 mA 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:QFN-56
    CYW311OXCT 功能描述:時鐘發(fā)生器及支持產(chǎn)品 Sys Clk VIATM Pro266 DDR Chipset W311 DS RoHS:否 制造商:Silicon Labs 類型:Clock Generators 最大輸入頻率:14.318 MHz 最大輸出頻率:166 MHz 輸出端數(shù)量:16 占空比 - 最大:55 % 工作電源電壓:3.3 V 工作電源電流:1 mA 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:QFN-56
    CYW312OXC 制造商:SPECTRALINEAR 制造商全稱:SPECTRALINEAR 功能描述:FTG for VIA⑩ K7 Series Chipset with Programmable Output Frequency
    CYW312OXCT 制造商:CYPRESS 制造商全稱:Cypress Semiconductor 功能描述:FTG for VIA⑩ K7 Series Chipset with Programmable Output Frequency