參數(shù)資料
型號(hào): ADN2811ACPZ-CML
廠商: Analog Devices Inc
文件頁(yè)數(shù): 9/20頁(yè)
文件大?。?/td> 0K
描述: IC CLK/DATA REC W/AMP 48-LFCSP
標(biāo)準(zhǔn)包裝: 1
類型: 時(shí)鐘和數(shù)據(jù)恢復(fù)(CDR),多路復(fù)用器
PLL:
主要目的: SONET/SDH,STM
輸入: CML
輸出: CML
電路數(shù): 1
比率 - 輸入:輸出: 1:2
差分 - 輸入:輸出: 是/是
頻率 - 最大: 2.66GHz
電源電壓: 3 V ~ 3.6 V
工作溫度: -40°C ~ 85°C
安裝類型: 表面貼裝
封裝/外殼: 48-VFQFN 裸露焊盤,CSP
供應(yīng)商設(shè)備封裝: 48-LFCSP
包裝: 托盤
ADN2811
Rev. B | Page 17 of 20
CHOOSING AC-COUPLING CAPACITORS
The choice of ac-coupling capacitors at the input (PIN, NIN)
and output (DATAOUTP, DATAOUTN) of the ADN2811 must
be chosen carefully. When choosing the capacitors, the time
constant formed with the two 50 resistors in the signal path
must be considered. When a large number of consecutive
identical digits (CIDs) are applied, the capacitor voltage can
drop due to baseline wander (see Figure 22), causing pattern
dependent jitter (PDJ).
For the ADN2811 to work robustly at OC-48, a minimum
capacitor of 0.1 F to PIN/NIN and 0.1 F on DATAOUTP/
DATAOUTN should be used. This is based on the assumption
that 1000 CIDs must be tolerated and that the PDJ should be
limited to 0.01 UI p-p.
50
ADN2811
NIN
PIN
50
VREF
CIN
V2
V1
V2b
V1b
TIA
LIMAMP
CDR
COUT
DATAOUTP
DATAOUTN
+
4
3
2
1
V1
V1b
V2
V2b
VDIFF
VDIFF = V2–V2b
VTH = ADN2811 QUANTIZER THRESHOLD
VREF
VTH
NOTES
1. DURING DATA PATTERNS WITH HIGH TRANSITION DENSITY, DIFFERENTIAL DC VOLTAGE AT V1 AND V2 IS 0.
2. WHEN THE OUTPUT OF THE TIA GOES TO CID, V1 AND V1b ARE DRIVEN TO DIFFERENT DC LEVELS. V2 AND V2b DISCHARGE TO THE VREF LEVEL,
WHICH EFFECTIVELY INTRODUCES A DIFFERENTIAL DC OFFSET ACROSS THE AC COUPLING CAPACITORS.
3. WHEN THE BURST OF DATA STARTS AGAIN,THE DIFFERENTIAL DC OFFSET ACROSS THE AC COUPLING CAPACITORS IS APPLIED TO THE INPUT LEVELS,
CAUSING A DC SHIFT IN THE DIFFERENTIAL INPUT. THIS SHIFT IS LARGE ENOUGH SUCH THAT ONE OF THE STATES, EITHER HIGH OR LOW DEPENDING ON
THE LEVELS OF V1 AND V1b WHEN THE TIA WENT TO CID, IS CANCELLED OUT. THE QUANTIZER WILL NOT RECOGNIZE THIS AS A VALID STATE.
4. THE DC OFFSET SLOWLY DISCHARGES UNTIL THE DIFFERENTIAL INPUT VOLTAGE EXCEEDS THE SENSITIVITY OF THE ADN2811. THE QUANTIZER WILL BE
ABLE TO RECOGNIZE BOTH HIGH AND LOW STATES AT THIS POINT.
03019-B
-022
Figure 22. Example of Baseline Wander
相關(guān)PDF資料
PDF描述
ADN2812ACPZ-RL7 IC CLOCK/DATA RECOVERY 32LFCSP
ADN2813ACPZ-500RL7 IC CLK/DATA REC 1.25GBPS 32LFCSP
ADN2814ACPZ-500RL7 IC CLK/DATA REC 675MBPS 32-LFCSP
ADN2815ACPZ IC CLK/DATA REC 1.25GBPS 32LFCSP
ADN2816ACPZ-500RL7 IC CLK/DATA REC 675MBPS 32-LFCSP
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
ADN2811ACPZ-CML-RL 功能描述:IC CLK DATA REC SDH 2.66GHZ 制造商:analog devices inc. 系列:- 包裝:帶卷(TR) 零件狀態(tài):上次購(gòu)買時(shí)間 PLL:是 主要用途:SONET/SDH,STM 輸入:CML 輸出:CML 電路數(shù):1 比率 - 輸入:輸出:1:2 差分 - 輸入:輸出:是/是 頻率 - 最大值:2.66GHz 電壓 - 電源:3 V ~ 3.6 V 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:48-WFQFN 裸露焊盤 供應(yīng)商器件封裝:48-LFCSP(7x7) 標(biāo)準(zhǔn)包裝:1
ADN2812 制造商:AD 制造商全稱:Analog Devices 功能描述:Continuous Rate 12.3 Mb/s to 2.7 Gb/s Clock and Data Recovery IC with Integrated Limiting Amp
ADN2812ACP 制造商:Analog Devices 功能描述:IC CLOCK/DATA RECOVERY
ADN2812ACP-RL 制造商:Analog Devices 功能描述:Clock and Data Recovery 32-Pin LFCSP EP T/R
ADN2812ACP-RL7 制造商:Analog Devices 功能描述:Clock and Data Recovery 32-Pin LFCSP EP T/R