參數(shù)資料
型號(hào): AD9887AKSZ-140
廠商: Analog Devices Inc
文件頁數(shù): 10/52頁
文件大?。?/td> 0K
描述: IC INTRFACE ANALOG/DVI 160-MQFP
標(biāo)準(zhǔn)包裝: 24
應(yīng)用: 圖形卡,VGA 接口
接口: 模擬和數(shù)字
電源電壓: 3.15 V ~ 3.45 V
封裝/外殼: 160-BQFP
供應(yīng)商設(shè)備封裝: 160-MQFP(28x28)
包裝: 托盤
安裝類型: 表面貼裝
產(chǎn)品目錄頁面: 788 (CN2011-ZH PDF)
AD9887A
Rev. B | Page 18 of 52
The key to clamping is to identify a time when the graphics
system is known to be producing a black signal. Originating
from CRT displays, the electron beam is blanked by sending
a black level during horizontal retrace to prevent disturbing the
image. Most graphics systems maintain this format of sending a
black level between active video lines.
An offset is then introduced that results in the ADCs producing a
black output (Code 0x00) when the known black input is present.
The offset remains in place when other signal levels are processed,
and the entire signal is shifted to eliminate offset errors.
In systems with embedded sync, a blacker-than-black signal
(Hsync) is produced briefly to signal the CRT that it is time to
begin a retrace. For obvious reasons, it is important to avoid
clamping on the tip of Hsync. Fortunately, there is virtually always
a period following Hsync, called the back porch, when a good
black reference is provided. This is the time when clamping
should be done.
The clamp timing can be established by using the CLAMP pin
at the appropriate time (with EXTCLMP = 1). The polarity of
this signal is set by the clamp polarity bit.
An easier method of clamp timing uses the AD9887A internal
clamp timing generator. The clamp placement register is
programmed with the number of pixel clocks that should pass
after the trailing edge of Hsync before clamping starts. A second
register (clamp duration) sets the duration of the clamp. These
are both 8-bit values, providing considerable flexibility in clamp
generation. The clamp timing is referenced to the trailing edge
of Hsync, and the back porch (black reference) always follows
Hsync. To establish clamping, set the clamp placement to 0x08
(to provide eight pixel periods for the graphics signal to
stabilize after sync) and set the clamp duration to 0x14 (to allow
the clamp 20 pixel periods to re-establish the black reference).
The value of the external input coupling capacitor affects the
performance of the clamp. If the value is too small, there is an
amplitude change during a horizontal line time (between
clamping intervals). If the capacitor is too large, it takes an
excessively long time for the clamp to recover from a large
change in incoming signal offset. The recommended value
(47 nF) results in recovery from a step error of 100 mV to
within LSB in 10 lines, using a clamp duration of 20 pixel
periods on a 60 Hz SXGA signal.
YUV Clamping
YUV signals are slightly different from RGB signals in that the
dc-reference level (black level in RGB signals) is at the midpoint
of the U and V video signals. For these signals, it may be necessary
to clamp to the midscale range of the ADC range (0x80), rather
than to the bottom of the ADC range (0x00).
Clamping to midscale, rather than to ground, can be accomplished
by setting the clamp select bits in the serial bus register. Each of
the three converters has its own selection bit so that it can be
clamped to either midscale or ground independently. These bits
(Bit 0 to Bit 2) are located in Register 0x0F.
The midscale reference voltage that each ADC clamps to is
independently provided on the RMIDSCV, GMIDSCV, and BMIDSCV
pins. Each converter must have its own midscale reference,
because both offset adjustment and gain adjustment for each
converter affect the dc level of midscale.
During clamping, the Y and V converters are clamped to their
respective midscale reference inputs. These inputs are Pin BCLAMPV
and Pin RCLAMPV for the U and V converters, respectively. The
typical connections for both RGB and YUV clamping are shown
in Figure 4. Note that even if midscale clamping is not required,
all midscale voltage outputs should be connected to ground
through a 0.1 μF capacitor.
RMIDSCV
RCLAMPV
GMIDSCV
GCLAMPV
BMIDSCV
BCLAMPV
0.1
μF
0.1
μF
0.1
μF
02838-044
Figure 4. Typical Clamp Configuration for RGB and YUV Applications
GAIN AND OFFSET CONTROL
A block diagram of the gain and offset control integrated with
each ADC is shown in Figure 5.
The AD9887A can accommodate input signals of 0.5 V to 1.0 V
full scale. The full-scale range is set in three 8-bit registers (red
gain, green gain, and blue gain).
Code 0 gives the minimum input range (a maximum of 0.5 V);
Code 255 corresponds to the maximum input range (a minimum
of 1.0 V). Increasing the gain setting results in an image with
less contrast.
The offset control shifts the entire input range, resulting in a
change in image brightness. Three 7-bit registers (red offset,
green offset, and blue offset) provide independent settings for
each channel.
The offset controls provide a ±63 LSB adjustment range. This
range is connected with the full-scale range; therefore, if the
input range is doubled (from 0.5 V to 1.0 V), the offset step size
is also doubled (from 2 mV per step to 4 mV per step).
Figure 6 and Figure 7 illustrate the interaction of gain and offset
controls. The magnitude of an LSB in offset adjustment is propor-
tional to the full-scale range, which is controlled by the gain
setting. Therefore, changing the full-scale range changes the
offset (see Figure 6). The change is minimal if the offset setting
is near midscale. When changing the offset, the full-scale range is
not affected, but the full-scale level is shifted by the same
amount as the zero-scale level.
相關(guān)PDF資料
PDF描述
AD9888KSZ-170 IC ANALOG INTRFC 170MSPS 128MQFP
AD9895KBCZRL IC CCD SIGNAL PROC/GEN 64-CSPBGA
AD9910BSVZ-REEL IC DDS 1GSPS 14BIT PAR 100TQFP
AD9911BCPZ-REEL7 IC DDS 500MSPS DAC 10BIT 56LFCSP
AD9912ABCPZ IC DDS 1GSPS DAC 14BIT 64LFCSP
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD9887AKSZ-1401 制造商:AD 制造商全稱:Analog Devices 功能描述:Dual Interface for Flat Panel Display
AD9887AKSZ-170 功能描述:IC INTRFACE ANALOG/DVI 160-MQFP RoHS:是 類別:集成電路 (IC) >> 接口 - 專用 系列:- 特色產(chǎn)品:NXP - I2C Interface 標(biāo)準(zhǔn)包裝:1 系列:- 應(yīng)用:2 通道 I²C 多路復(fù)用器 接口:I²C,SM 總線 電源電壓:2.3 V ~ 5.5 V 封裝/外殼:16-TSSOP(0.173",4.40mm 寬) 供應(yīng)商設(shè)備封裝:16-TSSOP 包裝:剪切帶 (CT) 安裝類型:表面貼裝 產(chǎn)品目錄頁面:825 (CN2011-ZH PDF) 其它名稱:568-1854-1
AD9887AKSZ-170 制造商:Analog Devices 功能描述:IC DUAL DISPLAY INTERFACE
AD9887AKSZ-1701 制造商:AD 制造商全稱:Analog Devices 功能描述:Dual Interface for Flat Panel Display
AD9887APCB 制造商:AD 制造商全稱:Analog Devices 功能描述:Dual Interface for Flat Panel Displays