AVCC = 4.75 V to 5.25 V, C
參數(shù)資料
型號: AD7264BSTZ-RL7
廠商: Analog Devices Inc
文件頁數(shù): 24/29頁
文件大小: 0K
描述: IC ADC 14BIT 2CH 1MSPS 48LQFP
標準包裝: 500
位數(shù): 14
采樣率(每秒): 1M
數(shù)據(jù)接口: DSP,MICROWIRE?,QSPI?,串行,SPI?
轉換器數(shù)目: 2
功率耗散(最大): 175mW
電壓電源: 單電源
工作溫度: -40°C ~ 105°C
安裝類型: 表面貼裝
封裝/外殼: 48-LQFP
供應商設備封裝: 48-LQFP(7x7)
包裝: 帶卷 (TR)
輸入數(shù)目和類型: *
Data Sheet
AD7264
Rev. B | Page 3 of 28
SPECIFICATIONS
AVCC = 4.75 V to 5.25 V, CA_CBVCC = CC_CDVCC = 2.7 V to 5.25 V, VDRIVE = 2.7 V to 5.25 V, fS = 1 MSPS and fSCLK = 34 MHz for the
AD7264, fS = 500 kSPS and fSCLK = 20 MHz for the AD7264-5, VREF = 2.5 V internal/external; TA = 40°C to +105°C, unless otherwise noted.
Table 1.
Parameter
Min
Typ
Max
Unit
Test Conditions/Comments
DYNAMIC PERFORMANCE1
f
IN = 100 kHz sine wave
Signal-to-Noise Ratio (SNR)2
76
78
dB
PGA gain setting = 2
Signal-to-(Noise + Distortion) Ratio
(SINAD)2
74
77
dB
Total Harmonic Distortion (THD)2
85
77
dB
Spurious-Free Dynamic Range (SFDR)
97
dB
Common-Mode Rejection Ratio (CMRR)
76
dB
For PGA gain setting = 2, ripple
frequency of 50 Hz/60 Hz; see
ADC-to-ADC Isolation2
90
dB
Bandwidth3
1.2
MHz
@ 3 dB; PGA gain setting = 128
1.7
MHz
@ 3 dB; PGA gain setting = 2
DC ACCURACY
Resolution
14
Bits
Integral Nonlinearity2
±1.5
±3
LSB
Differential Nonlinearity2
±0.5
±0.99
LSB
Guaranteed no missed codes to 14 bits
Positive Full-Scale Error2
±0.122
±0.305
% FSR
Precalibration
±0.018
% FSR
Postcalibration
Positive Full-Scale Error Match2
±0.061
% FSR
Zero Code Error2
±0.092
±0.244
% FSR
Precalibration
±0.012
% FSR
Postcalibration
Zero Code Error Match2
±0.061
% FSR
Negative Full-Scale Error2
±0.122
±0.305
% FSR
Precalibration
±0.018
% FSR
Postcalibration
Negative Full-Scale Error Match2
±0.061
% FSR
Zero Code Error Drift
2.5
V/°C
ANALOG INPUT
Input Voltage Range, V
IN+ and VIN
Gain
2
V
REF
CM
×
±
V
CM = AVCC/2; PGA gain setting ≥ 2
Common-Mode Voltage Range, V
CM
V
CM 100 mV
V
CM + 100 mV
V
CM = 2 V; PGA gain setting = 1;
(V
CC/2) 0.4
(V
CC/2) + 0.2
V
CM = AVCC/2; PGA gain setting = 2
(V
CC/2) 0.4
(V
CC/2) + 0.4
V
CM = AVCC/2; 3 ≤ PGA gain setting ≤ 32
(V
CC/2) 0.6
(V
CC/2) + 0.8
V
CM = AVCC/2; PGA gain setting ≥ 48
DC Leakage Current
±0.001
±1
A
Input Capacitance3
5
pF
Input Impedance3
1
REFERENCE INPUT/OUTPUT
Reference Output Voltage5
2.495
2.5
2.505
V
2.5 V ± 5 mV max @ 25°C
Reference Input Voltage
2.5
V
DC Leakage Current
±0.3
±1
A
External reference applied to
Pin V
REFA/Pin VREFB
Input Capacitance3
20
pF
V
REFA, VREFB Output Impedance
4
Ω
Reference Temperature Coefficient
20
ppm/°C
V
REF Noise
20
V rms
相關PDF資料
PDF描述
VI-23W-IW-S CONVERTER MOD DC/DC 5.5V 100W
AD7264BSTZ-5 IC ADC 14BIT 2CH 500KSPS 48LQFP
VI-23W-CU-F4 CONVERTER MOD DC/DC 5.5V 200W
VI-23W-CU-F3 CONVERTER MOD DC/DC 5.5V 200W
VE-22T-MX-F3 CONVERTER MOD DC/DC 6.5V 75W
相關代理商/技術參數(shù)
參數(shù)描述
AD7265 制造商:AD 制造商全稱:Analog Devices 功能描述:Differential Input, Dual 1 MSPS, 12-Bit, 3-Channel SAR ADC
AD7265ACP 制造商:Analog Devices 功能描述:
AD7265ASU 制造商:Analog Devices 功能描述:
AD7265BCP 制造商:Analog Devices 功能描述:ADC Dual SAR 1Msps 12-bit Serial 32-Pin LFCSP EP
AD7265BCPZ 功能描述:IC ADC 12BIT SRL 1MSPS 32LFCSP RoHS:是 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 模數(shù)轉換器 系列:- 其它有關文件:TSA1204 View All Specifications 標準包裝:1 系列:- 位數(shù):12 采樣率(每秒):20M 數(shù)據(jù)接口:并聯(lián) 轉換器數(shù)目:2 功率耗散(最大):155mW 電壓電源:模擬和數(shù)字 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:48-TQFP 供應商設備封裝:48-TQFP(7x7) 包裝:Digi-Reel® 輸入數(shù)目和類型:4 個單端,單極;2 個差分,單極 產品目錄頁面:1156 (CN2011-ZH PDF) 其它名稱:497-5435-6